10.6 A 10µs Fast Switching PLL Synthesizer for a GSM/EDGE Base-Station

Mike Keaveney1, Patrick Walsh1, Mike Tuthill1, Colin Lyden2, Bill Hunt1

1Analog Devices, Limerick, Ireland
2Analog Devices, Cork, Ireland

GSM & EDGE base-stations require synthesizers that can frequency hop over the full 75MHz TX or RX band in < 10µs and also have very low phase noise and spurious. To date, these conflicting requirements can only be accomplished using a costly `ping-pong' architecture where one synthesizer is locking to the next desired frequency while the other is active as the LO. The proposed fast switching synthesizer can meet all these requirements with a single PLL.

A common approach to reducing PLL lock time is to increase the charge pump current (I_{CP}) by a factor of N, while reducing the loop filter zero-resistor by sqrt(N). This increases the BW by sqrt(N) while leaving the phase margin unchanged (1). The disadvantage of this approach is that the loop settles slowly from the phase disturbance that inevitably results when switching back to the narrow BW mode. In this paper, we describe several techniques that ensure this disturbance is no greater than the +/- 5 degree limits that are acceptable for EDGE, thus allowing us to fully take advantage of the wide BW mode.

During fast lock, 64 identical 0.25mA charge pump cells are enabled for an 8x increase in the loop BW. The NMOS switches of Fig. 10.6.1 are also closed to effect an 8x reduction in the loop filter zero-resistor. After 10us, the frequency has settled to the new value. The TX power amplifier in the base-station can begin to ramp up and has an additional 10us to reach the desired TX power level for EDGE before the start of the TX data burst. This additional 10us is utilized in the chip to reduce the loop BW back to 40kHz before the start of the TX data burst.

Any change in the up-to-down current mismatch between the 64x and 1x modes of the charge pump will provoke a step change in the phase response of the PLL. A mismatch change of just 0.35%, with a 2ns minimum PFD pulse, will cause a 7ps phase in the phase response of the PLL. The strategy used here is to minimize the actual mismatch at 0.35%, with a 2ns minimum PFD pulse, which compensates for the phase disturbance that inevitably results when switching back to the narrow BW mode. In this paper, we describe several techniques that ensure this disturbance is no greater than the +/- 5 degree limits that are acceptable for EDGE, thus allowing us to fully take advantage of the wide BW mode.

The strategy used here is to minimize the actual mismatch at both 64x and 1x I_{CP}, and hence, by definition, the change in mismatch will be minimized. For best matching, a fully differential charge pump architecture is used (2). In addition, the complete up-to-down paths from the PFD inputs to the charge pump outputs are chopped at f_{REF}/2 to dynamically remove any residual mismatch due to process variations and timing mismatch.

Fig. 10.6.2 shows a simplified diagram of the charge pump cell, which is replicated 64 times on the layout. During wide BW mode, all 64 cells are active. Under the control of the PFD, only one cell is active in narrow BW mode; the currents of the other 63 are steered to a ~2V low impedance bias.

The charge pump cell is similar to other differential charge pump architectures using the current steering technique (3). Switches are used to steer the PMOS as well as NMOS currents to ensure that the outputs are truly switched off during the tri-state period. During the pump-up period, current is sourced out to the loop filter connected to CPOB and sinks from the loop filter on CPOB, causing the (CPO, CPOB) differential voltage to increase. Similarly an active pump-down signal will cause the differential output voltage to decrease.

Symmetrical layout is used in the cell and critical current source transistor pairs mp1, mp2 and also mn1, mn2 are each inter-digitated to minimize up-to-down current mismatch. Chopping the outputs is implemented in the gating logic to control the appropriate charge pump switches of Fig. 10.6.2. The transmission gates at the PFD inputs in Fig. 10.6.1 are activated with the indicated chopping phase. Cascade devices are used on the switches of Fig. 10.6.2 to minimise variation in response time and charge injection versus charge pump output voltage (4). Additional cascade devices are used on the current sources to increase their output impedance for minimal up or down current variation over the desired charge pump output range.

The VCO and passive loop filter, shown in Fig. 10.6.1, are external to the chip for maximum flexibility. The chip will accept RF input signals from 500MHz to 3GHz which more than adequately spans the range of TX and RX VCO frequencies required from GSM850 up to PCS1900, taking into account possible IF frequencies. For a given VCO gain, K_v, and I_{CP} = 0.25mA, the zero-resistor value, R_z, is chosen using the loop BW formula, 

$$R_z = K_v I_{CP} / (2\pi f_{RF})$$

where one synthesizer is locking to the next desired frequency while the other is active as the LO. The proposed fast switching synthesizer can only be accomplished using a costly “ping-pong” architecture where one synthesizer is locking to the next desired frequency while the other is active as the LO. The proposed fast switching synthesizer can meet all these requirements with a single PLL.

The strategy used here is to minimize the actual mismatch at both 64x and 1x I_{CP}, and hence, by definition, the change in mismatch will be minimized. For best matching, a fully differential charge pump architecture is used (2). In addition, the complete up-to-down paths from the PFD inputs to the charge pump outputs are chopped at f_{REF}/2 to dynamically remove any residual mismatch due to process variations and timing mismatch.

The charge pump cell is similar to other differential charge pump architectures using the current steering technique (3). Switches are used to steer the PMOS as well as NMOS currents to ensure that the outputs are truly switched off during the tri-state period. During the pump-up period, current is sourced out to the loop filter connected to CPO and sinks from the loop filter on CPOB, causing the (CPO, CPOB) differential voltage to increase. Similarly an active pump-down signal will cause the differential output voltage to decrease.

The charge pump cell is similar to other differential charge pump architectures using the current steering technique (3). Switches are used to steer the PMOS as well as NMOS currents to ensure that the outputs are truly switched off during the tri-state period. During the pump-up period, current is sourced out to the loop filter connected to CPO and sinks from the loop filter on CPOB, causing the (CPO, CPOB) differential voltage to increase. Similarly an active pump-down signal will cause the differential output voltage to decrease.

The charge pump cell is similar to other differential charge pump architectures using the current steering technique (3). Switches are used to steer the PMOS as well as NMOS currents to ensure that the outputs are truly switched off during the tri-state period. During the pump-up period, current is sourced out to the loop filter connected to CPO and sinks from the loop filter on CPOB, causing the (CPO, CPOB) differential voltage to increase. Similarly an active pump-down signal will cause the differential output voltage to decrease.

A low noise differential amplifier is used to convert the differential charge pump output into a single-ended control signal for an external low noise VCO, as shown in Fig. 10.6.1. The input buffers comprise a PMOS source follower for zero input current and are sized for low 1/f noise, followed by an NPN emitter follower for level shift and low output impedance. The op-amp is an NPN input, single stage folded cascode design for low noise and fast settling.

A common-mode feedback (CMFB) loop, Fig. 10.6.3, senses the charge pump output common-mode voltage compared to a desired ~2V common-mode reference and adjusts the width of both UP and DN pulses to the PMOS current switches relative to the widths to the NMOS current switches. Since both UP and DN pulse widths are adjusted together by the same amount, the CMFB loop acts independently of the PFD. Noise from the CMFB circuitry is common mode to the PFD and has little impact on the output phase noise.

Figure 10.6.4 shows the tuning voltage and phase settling response for a 75MHz jump across the DCS1800 TX band. Figure 10.6.5 is a plot of the synthesizer’s phase noise at 1860MHz with a 26MHz reference and chopping at 13MHz. Figure 10.6.6 summarizes measured performance.

References:
Figure 10.6.1: Fast lock PLL with PFD inputs chopped.

Figure 10.6.2: Differential charge pump cell with chopped outputs.

Figure 10.6.3: Pulse stretching common-mode feedback loop.

Figure 10.6.4: Settling time plot for a 75MHz jump from 1880 to 1805MHz.

Figure 10.6.5: SSB phase noise plot at 1860MHz with chipping active.

Figure 10.6.6: Performance summary.
Figure 10.6.1: Fast lock PLL with PFD inputs chopped.
Figure 10.6.2: Differential charge pump cell with chopped outputs.
Figure 10.6.3: Pulse stretching common-mode feedback loop.
Figure 10.6.4: Settling time plot for a 75MHz jump from 1880 to 1805MHz.
Figure 10.6.5: SSB phase noise plot at 1860MHz with chipping active.

<table>
<thead>
<tr>
<th>Marker Frequency</th>
<th>Amplitude</th>
</tr>
</thead>
<tbody>
<tr>
<td>1: 3.25E+3 Hz</td>
<td>-100.8 dBc/Hz</td>
</tr>
<tr>
<td>2: 400E+3 Hz</td>
<td>-129.5 dBc/Hz</td>
</tr>
<tr>
<td>3: 600.25E+3 Hz</td>
<td>-135.77 dBc/Hz</td>
</tr>
<tr>
<td><strong>Settling Time</strong></td>
<td>10 us</td>
</tr>
<tr>
<td>-------------------</td>
<td>--------</td>
</tr>
<tr>
<td><strong>RMS Phase Error</strong></td>
<td>0.22 deg.</td>
</tr>
<tr>
<td><strong>RF Input Range (-15 to 0dBm)</strong></td>
<td>0.5 – 3 GHz</td>
</tr>
<tr>
<td><strong>Idd:</strong> Charge Pump (5V)</td>
<td>33mA</td>
</tr>
<tr>
<td><strong>Diff-amp (5V)</strong></td>
<td>30mA</td>
</tr>
<tr>
<td><strong>Remainder of chip (3V)</strong></td>
<td>20mA</td>
</tr>
</tbody>
</table>
| **Worse Case Spurs** (with 26MHz Fref and chopping at Fref/2) | -65 dBc @ 200kHz  
-75 dBc @ 400kHz  
-85 dBc @ 600kHz  
-95 dBc @ 13MHz  
-95 dBc @ 26MHz |
| **Chip Size** | 2.29 x 2.32 mm |
| **Technology** | 0.35u BiCMOS with 5V options |
| **Package** | 5x5mm 32 lead LFCSP |

*Figure 10.6.6: Performance summary.*
Figure 10.6.7: Die photo.